| ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 6 |
| ; RUN: llc --mtriple=loongarch32 --mattr=+32s,+lasx < %s | FileCheck %s |
| ; RUN: llc --mtriple=loongarch64 --mattr=+lasx %s -o - | FileCheck %s |
| |
| define void @shufflevector_reverse_v32i8(ptr %res, ptr %a) nounwind { |
| ; CHECK-LABEL: shufflevector_reverse_v32i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: xvld $xr0, $a1, 0 |
| ; CHECK-NEXT: xvpermi.d $xr0, $xr0, 78 |
| ; CHECK-NEXT: xvshuf4i.w $xr0, $xr0, 27 |
| ; CHECK-NEXT: xvshuf4i.b $xr0, $xr0, 27 |
| ; CHECK-NEXT: xvst $xr0, $a0, 0 |
| ; CHECK-NEXT: ret |
| entry: |
| %va = load <32 x i8>, ptr %a |
| %b = shufflevector <32 x i8> %va, <32 x i8> poison, <32 x i32> <i32 31, i32 30, i32 29, i32 28, i32 27, i32 26, i32 25, i32 24, i32 23, i32 22, i32 21, i32 20, i32 19, i32 18, i32 17, i32 16, i32 15, i32 14, i32 13, i32 12, i32 11, i32 10, i32 9, i32 8, i32 7, i32 6, i32 5, i32 4, i32 3, i32 2, i32 1, i32 0> |
| store <32 x i8> %b, ptr %res |
| ret void |
| } |
| |
| define void @shufflevector_reverse_v16i16(ptr %res, ptr %a) nounwind { |
| ; CHECK-LABEL: shufflevector_reverse_v16i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: xvld $xr0, $a1, 0 |
| ; CHECK-NEXT: xvpermi.d $xr0, $xr0, 27 |
| ; CHECK-NEXT: xvshuf4i.h $xr0, $xr0, 27 |
| ; CHECK-NEXT: xvst $xr0, $a0, 0 |
| ; CHECK-NEXT: ret |
| entry: |
| %va = load <16 x i16>, ptr %a |
| %b = shufflevector <16 x i16> %va, <16 x i16> poison, <16 x i32> <i32 15, i32 14, i32 13, i32 12, i32 11, i32 10, i32 9, i32 8, i32 7, i32 6, i32 5, i32 4, i32 3, i32 2, i32 1, i32 0> |
| store <16 x i16> %b, ptr %res |
| ret void |
| } |
| |
| define void @shufflevector_reverse_v8i32(ptr %res, ptr %a) nounwind { |
| ; CHECK-LABEL: shufflevector_reverse_v8i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: xvld $xr0, $a1, 0 |
| ; CHECK-NEXT: xvpermi.d $xr0, $xr0, 78 |
| ; CHECK-NEXT: xvshuf4i.w $xr0, $xr0, 27 |
| ; CHECK-NEXT: xvst $xr0, $a0, 0 |
| ; CHECK-NEXT: ret |
| entry: |
| %va = load <8 x i32>, ptr %a |
| %b = shufflevector <8 x i32> %va, <8 x i32> poison, <8 x i32> <i32 7, i32 6, i32 5, i32 4, i32 3, i32 2, i32 1, i32 0> |
| store <8 x i32> %b, ptr %res |
| ret void |
| } |
| |
| define void @shufflevector_reverse_v4i64(ptr %res, ptr %a) nounwind { |
| ; CHECK-LABEL: shufflevector_reverse_v4i64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: xvld $xr0, $a1, 0 |
| ; CHECK-NEXT: xvpermi.d $xr0, $xr0, 27 |
| ; CHECK-NEXT: xvst $xr0, $a0, 0 |
| ; CHECK-NEXT: ret |
| entry: |
| %va = load <4 x i64>, ptr %a |
| %b = shufflevector <4 x i64> %va, <4 x i64> poison, <4 x i32> <i32 3, i32 2, i32 1, i32 0> |
| store <4 x i64> %b, ptr %res |
| ret void |
| } |
| |
| define void @shufflevector_reverse_v8f32(ptr %res, ptr %a) nounwind { |
| ; CHECK-LABEL: shufflevector_reverse_v8f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: xvld $xr0, $a1, 0 |
| ; CHECK-NEXT: xvpermi.d $xr0, $xr0, 78 |
| ; CHECK-NEXT: xvshuf4i.w $xr0, $xr0, 27 |
| ; CHECK-NEXT: xvst $xr0, $a0, 0 |
| ; CHECK-NEXT: ret |
| entry: |
| %va = load <8 x float>, ptr %a |
| %b = shufflevector <8 x float> %va, <8 x float> poison, <8 x i32> <i32 7, i32 6, i32 5, i32 4, i32 3, i32 2, i32 1, i32 0> |
| store <8 x float> %b, ptr %res |
| ret void |
| } |
| |
| define void @shufflevector_reverse_v4f64(ptr %res, ptr %a) nounwind { |
| ; CHECK-LABEL: shufflevector_reverse_v4f64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: xvld $xr0, $a1, 0 |
| ; CHECK-NEXT: xvpermi.d $xr0, $xr0, 27 |
| ; CHECK-NEXT: xvst $xr0, $a0, 0 |
| ; CHECK-NEXT: ret |
| entry: |
| %va = load <4 x double>, ptr %a |
| %b = shufflevector <4 x double> %va, <4 x double> poison, <4 x i32> <i32 3, i32 2, i32 1, i32 0> |
| store <4 x double> %b, ptr %res |
| ret void |
| } |